
RZ/G1E
5. Pin Function Controller (PFC)
R01UH0544EJ0100 Rev.1.00
5-25
Sep 30,2016
5.3.15
Peripheral Function Select Register 6 (IPSR6)
Function: IPSR6 selects the functions of the multiplexed LSI pins.
Bit:
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
IP6
[31]
IP6
[30]
IP6
[29]
IP6
[28]
IP6
[27]
IP6
[26]
IP6
[25]
IP6
[24]
IP6
[23]
IP6
[22]
IP6
[21]
IP6
[20]
IP6
[19]
IP6
[18]
IP6
[17]
IP6
[16]
Initial
value:
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
R/W:
R/W R/W R/W R/W R/W R/W
R/W
R/W
R/W
R/W
R/W
R/W R/W R/W R/W
R/W
Bit:
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
IP6
[15]
IP6
[14]
IP6
[13]
IP6
[12]
IP6
[11]
IP6
[10]
IP6
[9]
IP6
[8]
IP6
[7]
IP6
[6]
IP6
[5]
IP6
[4]
IP6
[3]
IP6
[2]
IP6
[1]
IP6
[0]
Initial
value:
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
R/W:
R/W R/W R/W R/W R/W R/W
R/W
R/W
R/W
R/W
R/W
R/W R/W R/W R/W
R/W
Bit Initial
Value
R/W
Description
31 to 0
H'0000 0000
R/W
The functions of the LSI pins are selected according to the table
below.
Notes: To enable this register to be set, appropriately set the multiplexed pin setting mask register (PMMR) immediately
before setting this register.
Bit Name
Function 1
(Set Value
= H'0)
Function 2
(Set Value
= H'1)
Function 3
(Set Value
= H'2)
Function 4
(Set Value
= H'3)
Function 5
(Set Value
= H'4)
Function 6
(Set Value
= H'5)
Function 7
(Set Value
= H'6)
Others
(Set Value =
H'7 to H'F)
IP6[1:0] DU0_EXVSYNC_DU0_
VSYNC
Reserved Reserved
-
-
- - -
IP6[3:2] DU0_EXODDF_DU0_
ODDF_DISP_CDE
Reserved Reserved
-
-
- - -
IP6[5:4] DU0_DISP
Reserved
Reserved
-
-
-
-
-
IP6[7:6] DU0_CDE
Reserved
Reserved
-
-
-
-
-
IP6[8] VI0_CLK
AVB_RX_CLK -
-
-
-
-
-
IP6[9] VI0_DATA0_VI0_B0
AVB_RX_DV -
-
-
-
-
-
IP6[10] VI0_DATA1_VI0_B1 AVB_RXD0
-
-
-
-
-
-
IP6[11] VI0_DATA2_VI0_B2 AVB_RXD1
-
-
-
-
-
-
IP6[12] VI0_DATA3_VI0_B3 AVB_RXD2
-
-
-
-
-
-
IP6[13] VI0_DATA4_VI0_B4 AVB_RXD3
-
-
-
-
-
-
IP6[14] VI0_DATA5_VI0_B5 AVB_RXD4
-
-
-
-
-
-
IP6[15] VI0_DATA6_VI0_B6 AVB_RXD5
-
-
-
-
-
-
IP6[16] VI0_DATA7_VI0_B7 AVB_RXD6
-
-
-
-
-
-
IP6[19:17] VI0_CLKENB
I2C3_SCL
SCIFA5_RXD_C Reserved
AVB_RXD7 -
-
-
IP6[22:20] VI0_FIELD
I2C3_SDA
SCIFA5_TXD_C Reserved
AVB_RX_ER
-
-
-
IP6[25:23] VI0_HSYNC_N
SCIF0_RXD_B
I2C0_SCL_C Reserved
AVB_COL
-
-
-
IP6[28:26] VI0_VSYNC_N
SCIF0_TXD_B
I2C0_SDA_C AUDIO_CLKOUT_B AVB_TX_EN
-
-
-
IP6[31:29] ETH_MDIO
VI0_G0
MSIOF2_RXD_B I2C5_SCL_D AVB_TX_CLK Reserved
Reserved
-
Legend: -
Setting
prohibited
Summary of Contents for RZ/G1E
Page 141: ...RZ G1E R01UH0544EJ0100 ...