RZ/G1E
4. Pin Multiplexing
R01UH0544EJ0100 Rev.1.00
4-35
Sep 30,2016
Notes: 1. No.47, 48, 61, 62, 74, 75, 88 and 89 (M0DQSx and M0DQSx#) pin states during POR and default state:
The drivers output states are both high-impedance (Z), and the internal circuit controls pin levels as low-level
for the M0DQSx pin and high-level for the M0DQSx# pin respectively.
2. No.137 to 142 and 146 to 151 Default pin function and pin state:
Depends on MD[21:20], MD[12:10], and MDT[1:0] settings.
"I" is in function mode (GPIO); "Z" is in debug mode.
3. No.138 to 142 and 147 to 151 Default pull-up:
"-" is in debugging operation only; "Off" is in other than debugging operation.
4. No.201 CS1#/A26 Default state:
MD4 = 0: (area 0 64-Mbyte mode): high output
MD4 = 1: (area 0 128-Mbyte mode): low output
Summary of Contents for RZ/G1E
Page 141: ...RZ G1E R01UH0544EJ0100 ...