RL78/G1P
CHAPTER 6 TIMER ARRAY UNIT
R01UH0895EJ0100 Rev.1.00
132
Nov 29, 2019
Figure 6-1. Entire Configuration of Timer Array Unit 0
TO01
Channel 0
Channel 2
Channel 3
TI00
TI02
TI03
f
IL
TI01
TO00
TO02
TO03
INTTM00
(Timer interrupt)
INTTM02
INTTM03
INTTM01
INTTM03H
INTTM01H
Channel 1
Slave/master controller
Slave/master controller
2
2
Timer clock select register 0 (TPS0)
4
4
f
CLK
f
CLK
/2
0
to f
CLK
/2
15
Selector
Selector
TAU0EN
Peripheral enable
register 0
(PER0)
Prescaler
Selector
Selector
f
CLK
/2
1
, f
CLK
/2
2
,
f
CLK
/2
4
,f
CLK
/2
6
,
f
CLK
/2
8
, f
CLK
/2
10
,
f
CLK
/2
12
,f
CLK
/2
14
,
PRS013
PRS003
PRS012PRS011 PRS010
PRS002 PRS001 PRS000
PRS031 PRS030 PRS021 PRS020
Timer input select
register 0 (TIS0)
TIS02
TIS00
TIS01
Se
le
ct
o
r
Remark
f
IL
: Low-speed on-chip oscillator clock frequency
Summary of Contents for RL78/G1P
Page 770: ...RL78 G1P R01UH0895EJ0100 ...