
RL78/G1P
CHAPTER 11 SERIAL ARRAY UNIT
R01UH0895EJ0100 Rev.1.00
357
Nov 29, 2019
(4) Processing flow (in continuous reception mode)
Figure 11-38. Timing Chart of Master Reception (in Continuous Reception Mode) (Type 1: DAPmn = 0, CKPmn = 0)
<4>
<5>
SSmn
SEmn
SDRmn
SCKp pin
SIp pin
Shift register mn
INTCSIp
TSFmn
Receive data 3
BFFmn
<1>
<2>
<3>
<2>
<3>
<4>
<7>
<8>
<6>
<3>
MDmn0
Receive data 2
Receive data 1
Receive data 1
Receive data 2
Receive data 3
Data reception
STmn
Dummy data
Dummy data
Dummy data
Reception & shift operation
Data reception
Data reception
Reception & shift operation
Reception & shift operation
Write
Read
Read
Write
Write
Read
<2>
Caution The MDmn0 bit can be rewritten even during operation.
However, rewrite it before receive of the last bit is started, so that it has been rewritten before the
transfer end interrupt of the last receive data.
Remarks 1.
<1> to <8> in the figure correspond to <1> to <8> in
Figure 11-39 Flowchart of Master Reception
(in Continuous Reception Mode
).
2.
m: Unit number (m = 0), n: Channel number (n = 0), p: CSI number (p = 00), mn = 00
Summary of Contents for RL78/G1P
Page 770: ...RL78 G1P R01UH0895EJ0100 ...