RL78/G1P
CHAPTER 15 INTERRUPT FUNCTIONS
R01UH0895EJ0100 Rev.1.00
576
Nov 29, 2019
Table 15-1. Interrupt Source List (2/2)
Interrupt
Type
Defau
lt Prior
ity
No
te
1
Interrupt Source
Internal/
External
Vector
Table
Address
B
a
s
ic
C
onf
igura
tion
Ty
pe
No
te
2
Software
BRK
Execution of BRK instruction
0007EH (C)
Reset
RESET
RESET pin input
00000H
POR Power-on-reset
LVD Voltage
detection
Note 3
WDT
Overflow of watchdog timer
TRAP
Execution of illegal instruction
Note 4
IAW Illegal-memory
access
RPE
RAM parity error
Notes 1.
The default priority determines the sequence of interrupts if two or more maskable interrupts occur
simultaneously. Zero indicates the highest priority and 21 indicates the lowest priority.
2.
Basic configuration types (A) to (C) correspond to (A) to (C) in Figure 15-1.
3.
When bit 7 (LVIMD) of the voltage detection level register (LVIS) is set to 1.
4.
When the instruction code in FFH is executed.
Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip
debug emulator.
Summary of Contents for RL78/G1P
Page 770: ...RL78 G1P R01UH0895EJ0100 ...