Rev. 1.00, 09/03, page 14 of 704
Notes: 1.
Not supported by the on-chip emulator.
2. Following precautions are required on the power-on reset signal that is applied to the
ETRST
pin.
The reset signal must be applied at a power-on.
Apart the power-on reset circuit from this LSI to prevent the
ETRST
pin of the board
tester from affecting the operation of this LSI.
Apart the power-on reset circuit from this LSI to prevent the system reset of this LSI
from affecting the
ETRST
pin of the board tester.
Figure1.3 shows an example of design in which signals for reset do not affect each other.
Power-on
reset circuit
Board edge pin
System
reset
This LSI
Figure 1.3 Sample Design of Reset Signals without Affection Each Other
Summary of Contents for H8S/2437
Page 2: ...Rev 1 00 09 03 page ii of xxxviii ...
Page 8: ...Rev 1 00 09 03 page viii of xxxviii ...
Page 32: ...Rev 1 00 09 03 page xxxii of xxxviii ...
Page 38: ...Rev 1 00 09 03 page xxxviii of xxxviii ...
Page 168: ...Rev 1 00 09 03 page 130 of 704 ...
Page 336: ...Rev 1 00 09 03 page 298 of 704 ...
Page 402: ...Rev 1 00 09 03 page 364 of 704 ...
Page 454: ...Rev 1 00 09 03 page 416 of 704 ...
Page 512: ...Rev 1 00 09 03 page 474 of 704 ...
Page 562: ...Rev 1 00 09 03 page 524 of 704 ...
Page 648: ...Rev 1 00 09 03 page 610 of 704 ...
Page 672: ...Rev 1 00 09 03 page 634 of 704 ...
Page 732: ...Rev 1 00 09 03 page 694 of 704 ...
Page 742: ...Rev 1 00 09 03 page 704 of 704 ...
Page 745: ......
Page 746: ...H8S 2437 Group Hardware Manual REJ09B0059 0100Z ...