Rev. 1.00, 09/03, page 411 of 704
14.7 Usage
Notes
14.7.1
Conflict between TWCNT Write and Increment
If a TWCNT increment pulse is generated during the T
2
state of a TWCNT write cycle as shown in
figure 14.10, the write takes priority and TWCNT is not incremented.
Counter input clock
Internal write signal
TWCNT
TWCNT address
TWCNT write cycle by CPU
T
1
T
2
N
M
Counter write data
Address
Figure 14.10 TWCNT Write-Increment Conflict
14.7.2
Write to START Bit during Free-Running Counter Operation
If 1 is written to the START bit in TWCR2 while the FRC bit in TWCR1 is 1 as shown in figure
14.11, duty measurement is ignored and the START bit is cleared to 0.
START bit
START bit
clear signal
TWCR2
write signal
FRC bit
Figure 14.11 Write to START Bit during Free-Running Counter Operation
Summary of Contents for H8S/2437
Page 2: ...Rev 1 00 09 03 page ii of xxxviii ...
Page 8: ...Rev 1 00 09 03 page viii of xxxviii ...
Page 32: ...Rev 1 00 09 03 page xxxii of xxxviii ...
Page 38: ...Rev 1 00 09 03 page xxxviii of xxxviii ...
Page 168: ...Rev 1 00 09 03 page 130 of 704 ...
Page 336: ...Rev 1 00 09 03 page 298 of 704 ...
Page 402: ...Rev 1 00 09 03 page 364 of 704 ...
Page 454: ...Rev 1 00 09 03 page 416 of 704 ...
Page 512: ...Rev 1 00 09 03 page 474 of 704 ...
Page 562: ...Rev 1 00 09 03 page 524 of 704 ...
Page 648: ...Rev 1 00 09 03 page 610 of 704 ...
Page 672: ...Rev 1 00 09 03 page 634 of 704 ...
Page 732: ...Rev 1 00 09 03 page 694 of 704 ...
Page 742: ...Rev 1 00 09 03 page 704 of 704 ...
Page 745: ......
Page 746: ...H8S 2437 Group Hardware Manual REJ09B0059 0100Z ...