Rev. 1.00, 09/03, page 126 of 704
By program wait
T1
Address bus
Data bus
Read data
Read
Write data
Write
Data bus
T2
Tw
Tw
Tw
T3
By
pin
Notes:
1. Downward arrows indicate the timing of
pin sampling.
2. n = 1 to 3
Figure 6.25 Example of Wait State Insertion Timing (Normal Extended Pin Wait Mode)
In Multiplex Extended Mode:
1. Program Wait Mode
Program wait mode includes address wait and data wait.
Zero to one state of address wait T
AW
is inserted between T
1
and T
2
states. Zero to three states
of data wait T
DSW
are inserted between T
4
and T
5
states.
The address cycle always operates in program wait mode.
Summary of Contents for H8S/2437
Page 2: ...Rev 1 00 09 03 page ii of xxxviii ...
Page 8: ...Rev 1 00 09 03 page viii of xxxviii ...
Page 32: ...Rev 1 00 09 03 page xxxii of xxxviii ...
Page 38: ...Rev 1 00 09 03 page xxxviii of xxxviii ...
Page 168: ...Rev 1 00 09 03 page 130 of 704 ...
Page 336: ...Rev 1 00 09 03 page 298 of 704 ...
Page 402: ...Rev 1 00 09 03 page 364 of 704 ...
Page 454: ...Rev 1 00 09 03 page 416 of 704 ...
Page 512: ...Rev 1 00 09 03 page 474 of 704 ...
Page 562: ...Rev 1 00 09 03 page 524 of 704 ...
Page 648: ...Rev 1 00 09 03 page 610 of 704 ...
Page 672: ...Rev 1 00 09 03 page 634 of 704 ...
Page 732: ...Rev 1 00 09 03 page 694 of 704 ...
Page 742: ...Rev 1 00 09 03 page 704 of 704 ...
Page 745: ......
Page 746: ...H8S 2437 Group Hardware Manual REJ09B0059 0100Z ...