Rev. 1.00, 09/03, page 482 of 704
17.3.3 I
2
C Bus Mode Register (ICMR)
ICMR controls a wait in master mode and selects the transfer bit count.
Bit Bit Name Initial Value R/W
Description
7
0
R/W
Reserved
The write value should always be 0.
6
WAIT
0
R/W
Wait Insertion Bit
Selects whether to insert a wait after data transfer except
for the acknowledge bit in master mode. When the WAIT
bit is set to 1, after the fall of the clock for the last data bit,
low period is extended for two transfer clocks. If the WAIT
bit is cleared to 0, data and acknowledge bits are
transferred consecutively with no wait inserted.
The setting of this bit is invalid in slave mode.
5
4
1
1
Reserved
These bits are always read as 1.
3
BCWP
1
R/W
BC Write Protect
Controls the BC2 to BC0 modifications. When modifying
the BC2 to BC0 bits, this bit should be cleared to 0 and use
the MOV instruction.
0: When writing, values of BC2 to BC0 are set.
1: When reading, 1 is always read.
When writing, settings of BC2 to BC0 are invalid.
Summary of Contents for H8S/2437
Page 2: ...Rev 1 00 09 03 page ii of xxxviii ...
Page 8: ...Rev 1 00 09 03 page viii of xxxviii ...
Page 32: ...Rev 1 00 09 03 page xxxii of xxxviii ...
Page 38: ...Rev 1 00 09 03 page xxxviii of xxxviii ...
Page 168: ...Rev 1 00 09 03 page 130 of 704 ...
Page 336: ...Rev 1 00 09 03 page 298 of 704 ...
Page 402: ...Rev 1 00 09 03 page 364 of 704 ...
Page 454: ...Rev 1 00 09 03 page 416 of 704 ...
Page 512: ...Rev 1 00 09 03 page 474 of 704 ...
Page 562: ...Rev 1 00 09 03 page 524 of 704 ...
Page 648: ...Rev 1 00 09 03 page 610 of 704 ...
Page 672: ...Rev 1 00 09 03 page 634 of 704 ...
Page 732: ...Rev 1 00 09 03 page 694 of 704 ...
Page 742: ...Rev 1 00 09 03 page 704 of 704 ...
Page 745: ......
Page 746: ...H8S 2437 Group Hardware Manual REJ09B0059 0100Z ...