204
Table 8.20 Differences between the Evaluation Chip and the H8/3664, H8/3672 Group Products
Address Register
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
H'FFE0
PMR1 IRQ3 IRQ2 IRQ1 IRQ0 TXD2 PWM TXD TMOW
H'FFE1
PMR5 POF57 POF56 WKP5 WKP4 WKP3 WKP2 WKP1 WKP0
H'FFE2 PMR3 POF27 POF26 POF25 POF24 POF23
⎯
⎯
⎯
H'FFF1
SYSCR2
SMSEL
LSON
DTON
MA2 MA1 MA0 SA1 SA0
H'FFF2 IEGR1 NMIEG
⎯
⎯
⎯
IEG3 IEG2 IEG1 IEG0
H'FFF4 IENR1 IENDT IENTA IENWP
⎯
IEN3 IEN2 IEN1 IEN0
H'FFF5 IENR2 IENTB3 IENTB2 IENTB1
⎯
⎯
⎯
⎯
⎯
H'FFF9 MSTCR1 MSTS4 MSTIIC MSTS3 MSTAD MSTWD MSTTW MSTTV MSTTA
H'FFFA MSTCR2 MSTS3_2 MSTTB3 MSTTB2 MSTTB1 MSTTX
⎯
MSTTZ0 MSTPWM
H8/3660
(Evalua-
tion chip)
H'FFFB MSTCR3
⎯
⎯
⎯
⎯
⎯
⎯
⎯
MSTS4_2
Address Register
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
H'FFE0 PMR1
IRQ3
IRQ2
IRQ1
IRQ0
⎯
⎯
TXD
TMOW
H'FFE1 PMR5
⎯
⎯
WKP5 WKP4 WKP3 WKP2 WKP1 WKP0
H'FFE2
⎯
⎯
⎯
⎯
⎯
⎯
⎯
⎯
⎯
H'FFF1
SYSCR2
SMSEL
LSON
DTON
MA2 MA1 MA0 SA1 SA0
H'FFF2 IEGR1 NMIEG
⎯
⎯
⎯
IEG3 IEG2 IEG1 IEG0
H'FFF4 IENR1 IENDT IENTA IENWP
⎯
IEN3 IEN2 IEN1 IEN0
H'FFF5
⎯
⎯
⎯
⎯
⎯
⎯
⎯
⎯
⎯
H'FFF9 MSTCR1
⎯
MSTIIC
MSTS3
MSTAD
MSTWD MSTTW MSTTV
MSTTA
H'FFFA
⎯
⎯
⎯
⎯
⎯
⎯
⎯
⎯
⎯
H8/3664
H'FFFB
⎯
⎯
⎯
⎯
⎯
⎯
⎯
⎯
⎯
Address Register
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
H'FFE0 PMR1
IRQ3
⎯
⎯
IRQ0
⎯
⎯
TXD
⎯
H'FFE1
PMR5 POF57 POF56 WKP5 WKP4 WKP3 WKP2 WKP1 WKP0
H'FFE2
⎯
⎯
⎯
⎯
⎯
⎯
⎯
⎯
⎯
H'FFF1 SYSCR2 SMSEL
⎯
DTON
MA2
MA1
MA0
⎯
⎯
H'FFF2 IEGR1
⎯
⎯
⎯
⎯
IEG3
⎯
⎯
IEG0
H'FFF4 IENR1 IENDT
⎯
IENWP
⎯
IEN3
⎯
⎯
IEN0
H'FFF5
⎯
⎯
⎯
⎯
⎯
⎯
⎯
⎯
⎯
H'FFF9 MSTCR1
⎯
⎯
MSTS3
MSTAD
MSTWD MSTTW MSTTV
⎯
H'FFFA
⎯
⎯
⎯
⎯
⎯
⎯
⎯
⎯
⎯
H8/3672
H'FFFB
⎯
⎯
⎯
⎯
⎯
⎯
⎯
⎯
⎯
Summary of Contents for H8 Series
Page 4: ......
Page 6: ......
Page 20: ...viii...
Page 21: ...Emulator Debugger Part...
Page 22: ......
Page 26: ...4...
Page 40: ...18...
Page 46: ...24...
Page 148: ...126 Figure 6 8 Editor Window Break Status...
Page 202: ...180...
Page 250: ...228...
Page 262: ...240...
Page 271: ......