PAC25140 Users Guide Preview
No portion of this
document may be reproduced or reused in any form without Qorvo’s prior written consent
Rev. 1.0.0 28 February 2023 © 2023 Qorvo US, Inc.
41 of 77
8.2
AFE Registers
Analog Front End Register Map
Table 8-1 Analog Front End Register Map
SOC ADDRESS
NAME
DESCRIPTION
RESET VALUE
Configurable Analog Front End
0x00
AFECTL1
AFE Control 1
0x01
AFECTL2
AFE Control 2
0x02
DVRCTL
Driver Control
0x03
AFEMUXCTL
AFE Mux Control
0x04
AFEMUXSEL
AFE Mux Select
0x05
HIBCTL
Hibernate Control
0x06
HIBENTER
Hibernate Enter
0x07
RSTSTAT
Reset Status
0x08
PB
Push Button
0x09
AIO0CFG
AIO 0 Configuration
0x10
PROTKEY
Protection Key
0x11
SIGMGRCTL1
Signal Manager Control 1
0x12
SIGMGRCTL2
Signal Manager Control 2
0x13
PROTEN
Protection Enable
0x14
FUSE
Fuse Driver Control
0x15
PWRFAULTEN
Power Fault Enable
0x16
PWRFAULT
Power Fault
0x17
TEMPFAULTEN
Temperature Fault Enable
0x18
TEMPFAULT
Temperature Fault
0x19
SIGFAULTEN
Signal Manager Fault
Enable
0x1A
SIGFAULT
Signal Manager Fault
0x1B
BATRTS
Battery Real-Time Status
0x20
BATOVCFG
Battery Over-Voltage
Configuration
0x21
BATOVDAC
Battery Over Voltage DAC
Setting
0x22
VADCCTL
Voltage ADC Control
0x23
VADCRESHI
Voltage ADC Result Hi Byte
0x24
VADCRESLO
Voltage ADC Result Low
Byte
0x25
IADCCTL
Current ADC Control
0x26
IADCRESHI
Current ADC Result Hi Byte
0x27
IADCRESLO
Current ADC Result Low
Byte