– i –
TABLE OF CONTENTS
CHAPTER 1 GENERAL .....................................................................................................................
1
1.1
FUNCTION LIST ................................................................................................................
2
1.2
ORDERING INFORMATION .............................................................................................
3
1.3
BLOCK DIAGRAM .............................................................................................................
4
1.4
PIN CONFIGURATION (Top View) .................................................................................
6
CHAPTER 2 PIN FUNCTIONS .........................................................................................................
9
2.1
PIN FUNCTIONS ...............................................................................................................
9
2.1.1
Pins in Normal Operation Mode .........................................................................................
9
2.1.2
Pins in Program Memory Write/Verify Mode ...
µ
PD17P132, 17P133 only .....................
11
2.2
PIN INPUT/OUTPUT CIRCUIT .........................................................................................
12
2.3
HANDLING UNUSED PINS ..............................................................................................
17
2.4
CAUTIONS ON USE OF THE RESET AND INT PINS
(in Normal Operation Mode only) .................................................................................
18
CHAPTER 3 PROGRAM COUNTER (PC) .......................................................................................
19
3.1
PROGRAM COUNTER CONFIGURATION ......................................................................
19
3.2
PROGRAM COUNTER OPERATION ................................................................................
19
3.2.1
Program Counter at Reset ..................................................................................................
20
3.2.2
Program Counter during Execution of the Branch Instruction (BR) ..................................
20
3.2.3
Program Counter during Execution of Subroutine Calls (CALL) .......................................
21
3.2.4
Program Counter during Execution of Return Instructions (RET, RETSK, RETI) .............
22
3.2.5
Program Counter during Table Reference (MOVT) ............................................................
22
3.2.6
Program Counter during Execution of Skip Instructions
(SKE, SKGE, SKLT, SKNE, SKT SKF) ..................................................................................
22
3.2.7
Program Counter When an Interrupt Is Received .............................................................
22
3.3
CAUTIONS ON PROGRAM COUNTER OPERATION ....................................................
22
CHAPTER 4 PROGRAM MEMORY (ROM) ....................................................................................
23
4.1
PROGRAM MEMORY CONFIGURATION .......................................................................
23
4.2
PROGRAM MEMORY USAGE .........................................................................................
24
4.2.1
Flow of the Program ...........................................................................................................
24
4.2.2
Table Reference ..................................................................................................................
27
CHAPTER 5 DATA MEMORY (RAM) .............................................................................................
31
5.1
DATA MEMORY CONFIGURATION ................................................................................
31
5.1.1
System Register (SYSREG) .................................................................................................
32
5.1.2
Data Buffer (DBF) ................................................................................................................
32
5.1.3
General Register (GR) .........................................................................................................
32
5.1.4
Port Registers ......................................................................................................................
33
Summary of Contents for mPD17120 Subseries
Page 15: ... x MEMO ...
Page 23: ... MEMO 8 ...
Page 45: ... MEMO 30 ...
Page 49: ... MEMO 34 ...
Page 55: ... MEMO 40 ...
Page 93: ... MEMO 78 ...
Page 99: ... MEMO 84 ...
Page 102: ...CHAPTER 11 ARITHMETIC AND LOGIC UNIT 87 MEMO ...
Page 119: ... MEMO 104 ...
Page 175: ... MEMO 160 ...
Page 199: ... MEMO 184 ...
Page 265: ... MEMO 250 ...
Page 281: ...266 MEMO ...
Page 285: ... MEMO 270 ...
Page 289: ... MEMO 274 ...