![NEC mPD17120 Subseries User Manual Download Page 154](http://html.mh-extra.com/html/nec/mpd17120-subseries/mpd17120-subseries_user-manual_249259154.webp)
CHAPTER 13 PERIPHERAL HARDWARE
139
Figure 13-15. Serial Interface Control Register (1/2)
RF: 1AH
Read = R, write = W
SIOCK1
0
0
1
1
SIOCK0
0
1
0
1
Serial Clock Selection
External clock (SCK pin)
f
X
/16
f
X
/128
f
X
/1024
Function Selection of the P0D
1
/SO pin
Serial data output (SO pin)
Input port (P0D
1
pin)
Confirmation of Shift Register Operation Status
(at Reading)
The shift register is in the stop status.
The shift register is operating.
Start and Stop of Serial Transmission (at Writing)
Forced termination of the shift register.
Disables intermediate restart.
Start of shift register operation
• At internal clock selection
Starts operating internal devided signal of a
system clock (f
X
) as a serial clock
• At external clock selection
Starts operation in synchronization with an SCK
pin falling edge.
SIOHIZ
0
1
SIOTS
0
1
Remark
SIOTS is automatically cleared to 0 when serial
transmission is completed.
Read/write
Initial value when reset
Bit 3
SIOTS
0
Bit 2
SIOHIZ
0
Bit 1
SIOCK1
0
Bit 0
SIOCK0
0
R/W
SIOTS
0
1
Summary of Contents for mPD17120 Subseries
Page 15: ... x MEMO ...
Page 23: ... MEMO 8 ...
Page 45: ... MEMO 30 ...
Page 49: ... MEMO 34 ...
Page 55: ... MEMO 40 ...
Page 93: ... MEMO 78 ...
Page 99: ... MEMO 84 ...
Page 102: ...CHAPTER 11 ARITHMETIC AND LOGIC UNIT 87 MEMO ...
Page 119: ... MEMO 104 ...
Page 175: ... MEMO 160 ...
Page 199: ... MEMO 184 ...
Page 265: ... MEMO 250 ...
Page 281: ...266 MEMO ...
Page 285: ... MEMO 270 ...
Page 289: ... MEMO 274 ...