CHAPTER 14 INTERRUPT FUNCTIONS
149
Figure 14-1. Interrupt Control Register (2/4)
RF: 3FH
Read/write
Initial value when reset
Bit 3
0
0
Bit 2
0
0
Bit 1
0
0
Bit 0
IRQ
0
R/W
Read=R, write=W
IRQ
0
1
INT Pin Interrupt Request (at Reading)
No interrupt request has been issued from the INT
pin or an INT pin interrupt is being handled.
An interrupt request from the INT pin occurs or an
INT pin interrupt is being held.
IRQ
0
1
INT Pin Interrupt Request (at Writing)
An interrupt request from the INT pin is forcibly
released.
An interrupt request from the INT pin is forced to
occur.
RF: 3FH
Read/write
Initial value when reset
Bit 3
0
0
Bit 2
0
0
Bit 1
0
0
Bit 0
IRQTM
1
R/W
Read=R, write=W
IRQTM
0
TM Interrupt Request (at Reading)
1
No interrupt request has been issued from
timer or a timer interrupt is being handled.
The contents of the timer count register matches
that of the timer modulo register and an interrupt
request occurs. Or a timer interrupt request is
being held.
IRQTM
0
TM Interrupt Request (at Writing)
1
An interrupt request from timer is forcibly released.
An interrupt request from timer is forced to occur.
Remark
If TMRES is set to 1, IRQTM is cleared to 0.
IRQTM is cleared to 0 immediately after STOP
instruction is executed.
Summary of Contents for mPD17120 Subseries
Page 15: ... x MEMO ...
Page 23: ... MEMO 8 ...
Page 45: ... MEMO 30 ...
Page 49: ... MEMO 34 ...
Page 55: ... MEMO 40 ...
Page 93: ... MEMO 78 ...
Page 99: ... MEMO 84 ...
Page 102: ...CHAPTER 11 ARITHMETIC AND LOGIC UNIT 87 MEMO ...
Page 119: ... MEMO 104 ...
Page 175: ... MEMO 160 ...
Page 199: ... MEMO 184 ...
Page 265: ... MEMO 250 ...
Page 281: ...266 MEMO ...
Page 285: ... MEMO 270 ...
Page 289: ... MEMO 274 ...