![NEC mPD17120 Subseries User Manual Download Page 151](http://html.mh-extra.com/html/nec/mpd17120-subseries/mpd17120-subseries_user-manual_249259151.webp)
CHAPTER 13 PERIPHERAL HARDWARE
136
Figure 13-12. Block Diagram of the Serial Interface
Note
The output latch of the shift register is common with the output latch of P0D
1
. Therefore, if an output
instruction is executed for P0D
1
, the output latch state of the shift register is also changed.
P0D
2
/SI
LSB
MSB
P0D
1
/SO
Serial start
SIOTS
SIOCK1
SIOCK0
SIOHIZ
IRQSIO
clear signal
IRQSIO
set signal
Carry
Clear
Serial clock counter
Clock
P0D
0
/SCK
f
X
/1024
f
X
/128
f
X
/16
SIOEN
P0DBIO0
P0DBIO1
Shift register (SIOSFR)
Q
S
R
Selector
Selector
Output
latch
Output
latch
Note
One
shot
Summary of Contents for mPD17120 Subseries
Page 15: ... x MEMO ...
Page 23: ... MEMO 8 ...
Page 45: ... MEMO 30 ...
Page 49: ... MEMO 34 ...
Page 55: ... MEMO 40 ...
Page 93: ... MEMO 78 ...
Page 99: ... MEMO 84 ...
Page 102: ...CHAPTER 11 ARITHMETIC AND LOGIC UNIT 87 MEMO ...
Page 119: ... MEMO 104 ...
Page 175: ... MEMO 160 ...
Page 199: ... MEMO 184 ...
Page 265: ... MEMO 250 ...
Page 281: ...266 MEMO ...
Page 285: ... MEMO 270 ...
Page 289: ... MEMO 274 ...