CHAPTER 19 ASSEMBLER RESERVED WORDS
263
..................................................................................................................................................................................
..................................................................................................................................................................................
..................................................................................................................................................................................
..................................................................................................................................................................................
..................................................................................................................................................................................
..................................................................................................................................................................................
Register file (control register)
(2/2)
Symbol Name
Attribute
Value
Read/Write
Description
P0CBIO3
FLG
0.B4H.3
R/W
P0C
3
input/output selection flag (1=output port)
P0CBIO2
FLG
0.B4H.2
R/W
P0C
2
input/output selection flag (1=output port)
P0CBIO1
FLG
0.B4H.1
R/W
P0C
1
input/output selection flag (1=output port)
P0CBIO0
FLG
0.B4H.0
R/W
P0C
0
input/output selection flag (1=output port)
P0ABIO3
FLG
0.B5H.3
R/W
P0A
3
input/output selection flag (1=output port)
P0ABIO2
FLG
0.B5H.2
R/W
P0A
2
input/output selection flag (1=output port)
P0ABIO1
FLG
0.B5H.1
R/W
P0A
1
input/output selection flag (1=output port)
P0ABIO0
FLG
0.B5H.0
R/W
P0A
0
input/output selection flag (1=output port)
IRQSIO
FLG
0.BDH.0
R/W
SIO interrupt request flag
IRQTM
FLG
0.BEH.0
R/W
Timer interrupt request flag
IRQ
FLG
0.BFH.0
R/W
INT pin interrupt request flag
Peripheral hardware register
Symbol Name
Attribute
Value
Read/Write
Description
SIOSFR
DAT
01H
R/W
Peripheral address of the shift register
TMC
DAT
02H
R
Peripheral address of the timer count register
TMM
DAT
03H
W
Peripheral address of the timer modulo register
AR
DAT
40H
R/W
Peripheral address of the address register for GET, PUT,
PUSH, CALL, BR, MOVT, and INC instructions
Others
Symbol Name
Attribute
Value
Description
DBF
DAT
0FH
Fix operand value of PUT, GET, MOVT instructions
IX
DAT
01H
Fix operand value of INC instruction
Summary of Contents for mPD17120 Subseries
Page 15: ... x MEMO ...
Page 23: ... MEMO 8 ...
Page 45: ... MEMO 30 ...
Page 49: ... MEMO 34 ...
Page 55: ... MEMO 40 ...
Page 93: ... MEMO 78 ...
Page 99: ... MEMO 84 ...
Page 102: ...CHAPTER 11 ARITHMETIC AND LOGIC UNIT 87 MEMO ...
Page 119: ... MEMO 104 ...
Page 175: ... MEMO 160 ...
Page 199: ... MEMO 184 ...
Page 265: ... MEMO 250 ...
Page 281: ...266 MEMO ...
Page 285: ... MEMO 270 ...
Page 289: ... MEMO 274 ...