![NEC mPD17120 Subseries User Manual Download Page 161](http://html.mh-extra.com/html/nec/mpd17120-subseries/mpd17120-subseries_user-manual_249259161.webp)
CHAPTER 14 INTERRUPT FUNCTIONS
146
14.1 INTERRUPT SOURCES AND VECTOR ADDRESS
For every interrupt in the
µ
PD17120 subseries, when the interrupt is accepted, a branch occurs to the vector
address associated with the interrupt source. This method is called the vectored interrupt method. Table 14-1 lists
the interrupt sources and vector addresses.
If two or more interrupt requests occur or the retained interrupt requests are enabled at the same time, they are
handled according to priorities shown in Table 14-1.
Table 14-1. Interrupt Source Types
Vector
Internal/
Address
External
INT pin (RF: 0FH, bit 0)
1
0003H
IRQ
IP
IEGMD0, 1 External
Rising edge or falling
RF: 3FH, RF: 2FH, RF: 1FH
Edge can be selected.
bit 0
bit 0
Timer
2
0002H
IRQTM
IPTM
Internal
RF: 3EH, RF: 2FH,
–
bit 0
bit 1
SIO
3
0001H
IRQSIO
IPSIO
Internal
RF: 3DH, RF: 2FH,
–
bit 0
bit 2
Interrupt Source
Priority
IRQ Flag
IP Flag
IEG Flag
Remarks
Summary of Contents for mPD17120 Subseries
Page 15: ... x MEMO ...
Page 23: ... MEMO 8 ...
Page 45: ... MEMO 30 ...
Page 49: ... MEMO 34 ...
Page 55: ... MEMO 40 ...
Page 93: ... MEMO 78 ...
Page 99: ... MEMO 84 ...
Page 102: ...CHAPTER 11 ARITHMETIC AND LOGIC UNIT 87 MEMO ...
Page 119: ... MEMO 104 ...
Page 175: ... MEMO 160 ...
Page 199: ... MEMO 184 ...
Page 265: ... MEMO 250 ...
Page 281: ...266 MEMO ...
Page 285: ... MEMO 270 ...
Page 289: ... MEMO 274 ...