CHAPTER 14 INTERRUPT FUNCTIONS
148
Figure 14-1. Interrupt Control Register (1/4)
RF: 0FH
Read/write
Initial value when reset
Bit 3
0
0
Bit 2
0
0
Bit 1
0
0
Bit 0
INT
Note
R
Read=R, write=W
INT
0
1
State of INT Pin
INT pin noise elimination circuit sets logical status
to 0 during PEEK instruction execution.
INT pin noise elimination circuit sets logical status
to 1 during PEEK instruction execution.
Note
Since the INT flags are not latched, they change all the
time in response to the logical state of the pin, However,
once the IRQ flag is set, it stays set until an interrupt is
accepted. The POKE instruction to address 0FH is invalid.
RF: 1FH
Read/write
Initial value when reset
Bit 3
0
0
Bit 2
0
0
Bit 1
IEGMD1
0
Bit 0
IEGMD0
0
R/W
Read=R, write=W
IEGMD1 IEGMD0
0
0
1
1
0
1
0
1
Selection of the Interrupt Detection Edge
of the INT Pin
Interrupt at the rising edge
Interrupt at the falling edge
Interrupt at both edges
Summary of Contents for mPD17120 Subseries
Page 15: ... x MEMO ...
Page 23: ... MEMO 8 ...
Page 45: ... MEMO 30 ...
Page 49: ... MEMO 34 ...
Page 55: ... MEMO 40 ...
Page 93: ... MEMO 78 ...
Page 99: ... MEMO 84 ...
Page 102: ...CHAPTER 11 ARITHMETIC AND LOGIC UNIT 87 MEMO ...
Page 119: ... MEMO 104 ...
Page 175: ... MEMO 160 ...
Page 199: ... MEMO 184 ...
Page 265: ... MEMO 250 ...
Page 281: ...266 MEMO ...
Page 285: ... MEMO 270 ...
Page 289: ... MEMO 274 ...