CHAPTER 14 INTERRUPT FUNCTIONS
157
Figure 14-4. Interrupt Acceptance Timing Chart (INTE=1 and IP
×××
=1) (3/3)
<8> When an interrupt has occurred during skipping (NOP handling) by a skip instruction
Remarks 1.
The INT cycle is for preparing interrupts. During this cycle, PC and PSWORD saving and IRQ clearing
are performed.
2.
For execution of the MOVT instruction, two instruction cycles are exceptionally required.
3.
The EI instruction is considered to prevent multiple interrupts from occurring when returning from
the interrupt operation.
Machine cycle
Instruction
IRQ
×××
M0
Skip instruction
INT cycle
M1
M2
M3
M0
M1
M2
M3
M0
M1
M2
M3
M0
M1
Vector address
instruction
Interrupt occurrence recognized
Handled as NOP
Summary of Contents for mPD17120 Subseries
Page 15: ... x MEMO ...
Page 23: ... MEMO 8 ...
Page 45: ... MEMO 30 ...
Page 49: ... MEMO 34 ...
Page 55: ... MEMO 40 ...
Page 93: ... MEMO 78 ...
Page 99: ... MEMO 84 ...
Page 102: ...CHAPTER 11 ARITHMETIC AND LOGIC UNIT 87 MEMO ...
Page 119: ... MEMO 104 ...
Page 175: ... MEMO 160 ...
Page 199: ... MEMO 184 ...
Page 265: ... MEMO 250 ...
Page 281: ...266 MEMO ...
Page 285: ... MEMO 270 ...
Page 289: ... MEMO 274 ...