8
8-6
Rev.1.0
8.3 Input/Output Port Related Registers
The input/output port related registers consist of the Port Data Register, Port Direction Register,
and Port Operation Mode Register. Ports P0-P4 and P225 have their pin functions determined
depending on CPU operation mode (selected with the FP, MOD0, and MOD1 pins).
Port P5 is reserved for future use. An input/output port related register map is shown below.
Note: When the CPU is operating in single-chip or processor mode, the pin functions of these
ports are switched depending on CPU operation mode.
Figure 8.3.1 Input/Output Port Related Register Map (1/2)
INPUT/OUTPUT PORTS AND PIN FUNCTIONS
8.3 Input/Output Port Related Registers
H'0080 0700
Address
D0
D7
+0 Address
+1 Address
D8
D15
H'0080 0702
H'0080 0704
H'0080 0706
H'0080 0708
H'0080 070A
H'0080 070C
H'0080 070E
P0 Data Register (P0DATA)
P2 Data Register (P2DATA)
P4 Data Register (P4DATA)
P6 Data Register (P6DATA)
P8 Data Register (P8DATA)
P10 Data Register (P10DATA)
P1 Data Register (P1DATA)
P3 Data Register (P3DATA)
P7 Data Register (P7DATA)
P9 Data Register (P9DATA)
P11 Data Register (P11DATA)
P15 Data Register (P15DATA)
H'0080 0720
H'0080 0722
H'0080 0724
H'0080 0726
H'0080 0728
H'0080 072A
H'0080 072C
H'0080 072E
P0 Direction Register (P0DIR)
P2 Direction Register (P2DIR)
P4 Direction Register (P4DIR)
P6 Direction Register (P6DIR)
P8 Direction Register (P8DIR)
P10 Direction Register (P10DIR)
P1 Direction Register (P1DIR)
P3 Direction Register (P3DIR)
P7 Direction Register (P7DIR)
P9 Direction Register (P9DIR)
P11 Direction Register (P11DIR)
P15 Direction Register (P15DIR)
Blank areas are reserved for future use.
P17 Data Register (P17DATA)
H'0080 0710
H'0080 0730
P17 Direction Register (P17DIR)
H'0080 0712
H'0080 0714
P22 Data Register (P22DATA)
H'0080 0716
H'0080 0732
H'0080 0734
H'0080 0736
P22 Direction Register (P22DIR)
P12 Data Register (P12DATA)
P13 Data Register (P13DATA)
Summary of Contents for 32172
Page 20: ... This is a blank page 16 ...
Page 21: ...1 1 Overview 1 2 Block Diagram 1 3 Pin Functions 1 4 Pin Layout CHAPTER 1 CHAPTER 1 OVERVIEW ...
Page 44: ...1 1 24 Rev 1 0 This is a blank page Overview 1 4 Pin Layout ...
Page 58: ...2 2 14 Rev 1 0 This is a blank page CPU 2 6 Data Formats ...
Page 122: ...4 4 26 Rev 1 0 This is a blank page EIT 4 13 Precautions on EIT ...
Page 200: ...7 7 6 Rev 1 0 This is a blank page RESET 7 4 Precautions to Be Taken Immediately after Reset ...
Page 298: ...9 9 58 Rev 1 0 This is a blank page DMAC 9 4 Precautions on Using DMAC ...
Page 776: ...19 19 10 Rev 1 0 RAM BACKUP MODE 19 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Page 782: ...20 20 6 Rev 1 0 OSCILLATION CIRCUIT 20 2 Clock Generator Circuit This is a blank page ...
Page 856: ...23 23 26 Rev 1 0 This is a blank page ELECTRICAL CHARACTERISTICS 23 6 AC Characteristics ...
Page 857: ...24 1 A D Conversion Characteristics CHAPTER 24 CHAPTER 24 STANDARD CHARACTERISTICS ...
Page 859: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Page 865: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...