MDDR Subsystem
Microsemi Proprietary UG0446 User Guide Revision 7.0
53
Figure 35 •
AXI Single Read Transaction and Corresponding DDR Controller Commands
Figure 36 •
AXI INCR16 Write Transaction and Corresponding DDR Controller Commands
0
0
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
1
1
0
0
0
0
1
0
00000000
0000
3
1
0
0
0
0
0
0
0
0
0
0
0
3
3
3
3
1
1
3
3
3
3
3
MDDR_CLK_N
MDDR_CS_N
MDDR_ODT
MDDR_RAS_N
MDDR_RESET_N
MDDR_WE_N
MDDR_ADDR
MDDR_BA
MDDR_DM_RDQS
MDDR_DQS
MDDR_DQS_N
MDDR_DQ
MDDR_DQS_TMATCH_0_IN
MDDR_DQS_TMATCH_0_OUT
CLK
ARID
ARADDR
ARLEN
ARSIZE
ARLOCK
ARBURST
ARVALID
ARREADY
RID
RDATA
RVALID
RLAST
RREADY
RRESP
CLK_CNT
DDR read controls
CLK Cycles for compleng
transacon
Read transacon to DDR
Memory iniated by MDDR
0
2 3 4
1
6 7 8
5
10 11 12
9
14 15 16
13
18 19 20
17
22 23 24
21
26 27 28
25
30 31 32 33
29
55
54
0000
0
0008
0
0010 0018 0020 0028
0038
0030
56
58 59 60
57
62 63 64
61
66 67 68
65
70 71 72
69
74 75 76
73
78 79 8
77
0
0
0
1
0400
3
1
ff
0
0
1 2
3
4
5 6
7
8
9 10
11
12
13 14
15
16
MDDR_CLK
MDDR_CLK_N
MDDR_CS_N
MDDR_ODT
MDDR_CKE
MDDR_CAS_N
MDDR_RAS_N
MDDR_RESET_N
MDDR_WE_N
MDDR_ADDR
MDDR_BA
MDDR_DM_RDQS
MDDR_DQS
MDDR_DQS_N
MDDR_DQ
MDDR_DQS_TMATCH_0_IN
MDDR_DQS_TMATCH_0_OUT
mddr_dqs_tmatch_0_out
CLK
AWADDR
AWID
AWLEN
AWSIZE
AWLOCK
AWBURST
AWVALID
AWREADY
WID
BID
WLAST
WSTRB
WVALID
WDATA
WREADY
BREADY
BVALID
RESP
DDR write controls
CLK Cycles for compleng
transacon
Write transacon to
DDR Memory iniated
0
0
f
Refer
Figure
1-34 on page 55
Refer
Figure
1-33 on page 55
ss
ss
ss
ss
ss
ss
ss
ss
ss
ss
ss
ss
ss
ss
ss
ss
ss
ss
ss
ss
ss