Fabric DDR Subsystem
Microsemi ProprietaryUG0446 User Guide Revision 7.0
195
4.10.2.2 FIC_2 Configuration
This is required for initializing the FDDR registers from Cortex-M3 processor. Configure the FIC_2
(Peripheral Initialization) block as shown in the following image to expose the FIC_2_ APB_MASTER
interface in Libero SmartDesign. CoreConfigP must be instantiated in SmartDesign and make the
connections illustrated in the FIC_2 Configurator. The following image shows the connectivity between
the APB configuration interface and FDDR subsystem.
Figure 111 •
FIC Configuration
While enabling this option, the APB_S_PCLK and FIC_2_APB_M_PCLK signals are exposed in
SmartDesign. The FDDR's APB_S_PCLK and APB_S_PRESET_N have to be connected to
FIC_2_APB_M_PCLK and FIC_2_APB_M_PRESET_N. The FIC_2_APB_M_PCLK clock is generated
from MSSCCC and is identical to M3_CLK/4.
4.10.2.3 I/O Configuration
I/O settings such as ODT and drive strength can be configured as shown in the following image using the
I/O Editor in Libero SoC.
Figure 112 •
I/O Configuration
For more information about FDDR Subsystem Features Configuration, refer to
Features Configuration" section on page 152
.