MDDR Subsystem
Microsemi Proprietary UG0446 User Guide Revision 7.0
72
[15:12]
REG_DDRC_ADDRMAP_ROW_B0
0×0
Selects the address bits used as row address bit 0.
Valid range: 0 to 11
Internal base: 6
The selected address bit for each of the row address bits
is determined by adding the internal base to the value of
this field.
[11:8]
REG_DDRC_ADDRMAP_ROW_B1
0×0
Selects the address bits used as row address bit 1.
Valid range: 0 to 11
Internal base: 7
The selected address bit for each of the row address bits
is determined by adding the internal base to the value of
this field.
[7:4]
REG_DDRC_ADDRMAP_ROW_B2_11 0×0
Selects the address bits used as row address bits 2 to
11.
Valid Range: 0 to 11
Internal Base: 8 for row address bit 2
9 for row address bit 3
10 for row address bit 4
····
15 for row address bit 9
16 for row address bit 10
17 for row address bit 11
The selected address bit for each of the row address bits
is determined by adding the internal base to the value of
this field.
[3:0]
REG_DDRC_ADDRMAP_ROW_B12
0×0
Selects the address bit used as row address bit 12.
Valid Range: 0 to 11, and 15
Internal Base: 18
The selected address bit is determined by adding the
internal base to the value of this field.
If set to 15, row address bit 12 is set to 0.
Table 38 •
DDRC_ADDR_MAP_ROW_2_CR
Bit
Number Name
Reset
Value
Description
[31:12]
Reserved
0×0
Software should not rely on the value of a reserved bit. To
provide compatibility with future products, the value of a
reserved bit should be preserved across a read-modify-
write operation.
[11:8]
REG_DDRC_ADDRMAP_ROW_B13 0×0
Selects the address bits used as row address bit 13.
Valid range: 0 to 11, and 15
Internal base: 19
The selected address bit is determined by adding the
internal base to the value of this field.
If set to 15, row address bit 13 is set to 0.
[7:4]
REG_DDRC_ADDRMAP_ROW_B14 0×0
Selects the address bit used as row address bit 14.
Valid range: 0 to 11, and 15
Internal base: 20
The selected address bit is determined by adding the
internal base to the value of this field.
If set to 15, row address bit 14 is set to 0.
Table 37 •
DDRC_ADDR_MAP_ROW_1_CR