MDDR Subsystem
Microsemi Proprietary UG0446 User Guide Revision 7.0
71
[15:12]
REG_DDRC_ADDRMAP_COL_B8 0×0
Full bus width mode
: Selects column address bit 9.
Half bus width mode
: Selects column address bit 11.
Quarter bus width mode
: Selects column address bit 12.
Valid range: 0 to 7, and 15
Internal base: 8
The selected address bit is determined by adding the
internal base to the value of this field. If set to 15, column
address bit 9 is set to 0.
Note:
Per JEDEC DDR2 specification, column
address bit 10 is reserved for indicating auto-
precharge, and hence no source address bit
can be mapped to column address bit 10.
[11:8]
REG_DDRC_ADDRMAP_COL_B9 0×0
Full bus width mode
: Selects column address bit 11.
Half bus width mode
: Selects column address bit 12.
Quarter bus width mode
: Selects column address bit 13.
Valid range: 0 to 7, and 15
Internal base: 9
The selected address bit is determined by adding the
internal base to the value of this field. If set to 15, column
address bit 9 is set to 0.
[7:4]
REG_DDRC_ADDRMAP_COL_B1
0
0×0
Full bus width mode
: Selects column address bit 12.
Half bus width mode
: Selects column address bit 13.
Quarter bus width mode
: Unused. Should be set to 15.
Valid range: 0 to 7, and 15
Internal base: 10
The selected address bit is determined by adding the
internal base to the value of this field. If set to 15, column
address bit 10 is set to 0.
[3:0]
REG_DDRC_ADDRMAP_COL_B11 0×0
Full bus width mode
: Selects column address bit 13.
Half bus width mode
: Unused. To make it unused, this
should be tied to 0xF.
Quarter bus width mode
: Unused. To make it unused, this
should be tied to 0xF.
Valid range: 0 to 7, and 15
Internal base: 11
The selected address bit is determined by adding the
internal base to the value of this field. If set to 15, column
address bit 11 is set to 0.
Table 37 •
DDRC_ADDR_MAP_ROW_1_CR
Bit
Number Name
Reset
Value Description
[31:16]
Reserved
0×0
Software should not rely on the value of a reserved bit.
To provide compatibility with future products, the value of
a reserved bit should be preserved across a read-
modify-write operation.
Table 36 •
DDRC_ADDR_MAP_COL_2_CR