6-12
Electrical Specifications
6.3 AC Characteristics
The AC characteristics described in this section apply over the entire
range of operating conditions (refer to the
section).
Chip timings are based on simulation at worst case voltage, temperature,
and processing. Timing was developed with a load capacitance of 50 pF.
and
provide External Clock timing data.
Figure 6.8
External Clock
Table 6.15
External Clock
1
1. Timings are for an external 40 MHz clock. A quadrupled 40 MHz clock is required for Ultra1 SCSI
operation.
Symbol
Parameter
Min
Max
Unit
t
1
Bus clock cycle time
30
DC
ns
SCSI clock cycle time (SCLK)
2
2. This parameter must be met to ensure SCSI timings are within specification.
25
60
ns
t
2
CLK LOW time
3
3. Duty cycle not to exceed 60/40.
10
–
ns
SCLK LOW time
3
6
33
ns
t
3
CLK HIGH time
3
12
–
ns
SCLK HIGH time
3
10
33
ns
t
4
CLK slew rate
1
–
V/ns
SCLK slew rate
1
–
V/ns
CLK, SCLK 1.4 V
t
1
t
3
t
4
t
2
Summary of Contents for LSI53C895A
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 222: ...4 114 Registers...
Page 260: ...5 38 SCSI SCRIPTS Instruction Set...
Page 298: ...6 38 Electrical Specifications This page intentionally left blank...
Page 302: ...6 42 Electrical Specifications This page intentionally left blank...
Page 330: ...6 70 Electrical Specifications This page intentionally left blank...