4-90
Registers
SOM
SCSI Synchronous Offset Maximum
0
This bit indicates that the current synchronous SREQ/,
SACK/ offset is the maximum specified by bits [3:0] in the
register. This bit is not latched
and may change at any time. It is used in low level
synchronous SCSI operations. When this bit is set, the
LSI53C895A, as a target, is waiting for the initiator to
acknowledge the data transfers. If the LSI53C895A is an
initiator, then the target has sent the offset number of
requests.
Register: 0x4D
SCSI Test One (STEST1)
Read/Write
SCLK
SCSI Clock
7
When set, this bit disables the external SCLK (SCSI
Clock) pin, and the chip uses the PCI clock as the
internal SCSI clock. When set, it will also select the PCI
clock as the internal SCSI clock if the internal clock
quadrupler is enabled and selected. If a transfer rate of
10 Mbytes/s, 20 Mbytes/s, or 40 Mbytes/s (20 Mbytes/s,
40 Mbytes/s, or 80 Mbytes/s on a wide SCSI bus) is
desired on the SCSI bus, this bit must be cleared and a
40 MHz external SCLK must be provided.
ISO
SCSI Isolation Mode
6
This bit allows the LSI53C895A to put the SCSI
bidirectional and input pins into a low power mode when
the SCSI bus is not in use. When this bit is set, the SCSI
bus inputs are logically isolated from the SCSI bus.
7
6
5
4
3
2
1
0
SCLK
ISO
R
QEN
QSEL
ISEL[1:0]
0
0
x
x
0
0
0
0
Summary of Contents for LSI53C895A
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 222: ...4 114 Registers...
Page 260: ...5 38 SCSI SCRIPTS Instruction Set...
Page 298: ...6 38 Electrical Specifications This page intentionally left blank...
Page 302: ...6 42 Electrical Specifications This page intentionally left blank...
Page 330: ...6 70 Electrical Specifications This page intentionally left blank...