Introduction
1000BASE-T/100BASE-TX/10BASE-T Physical Layer Compliance Tests Manual
6
Intel Confidential
1.6
PHY Conformance Tests
There are several different ways to group the tests in this procedure, depending on the intent of the
tester. The following minimum subset of tests necessary to catch the most problematic bugs in
board design and implementation are listed in the three tables below.
•
Pre-Test - minimal initial design validation requirements. These are the first tests that should
be completed.
•
IEEE Compliance Test - tests needed for basic IEEE testing. This test subset identifies most
board design and implementation issues.
Note:
Recommended tests are for higher design and implementation confidence. These tests are not
required, but if completed will ensure a higher quality design.
1000Base-T PHY Conformance Tests
Pre-
Test
IEEE
Compliance Test
• 40.6.1.2.1 Peak Differential Output Voltage and Level Accuracy
X
X
• 40.6.1.2.2 Maximum Output Droop
X
X
• 40.6.1.3.2 Receiver Differential Input Signals (Receive Bit Error
Rate)
X
X
• 40.8.3.1 MDI Return Loss
X
• 40.6.1.3.4 Alien Crosstalk Noise Rejection (Differential Noise
Rejection)
Recommended
• 40.8.3.3 MDI Common-Mode Output Voltage
Recommended
100Base-TX PHY Conformance Tests
Pre-
Test
IEEE
Compliance
Test
• 100Base-TX Differential Output Voltage (UTP)
X
X
• 100Base-TX Transmit Jitter
X
X
• 100Base-TX Differential Input Signals (BER)
X
X
• 100Base-TX Signal Amplitude Symmetry
X
X
• 100Base-TX Rise and Fall Times
X
X
• 100Base-TX Duty Cycle Distortion (DCD)
X
X
• 100Base-TX Receiver Return Loss
X
• 100Base-TX Transmitter Return Loss
X