101
Table 5-4
Interrupt Sources, Vector Addresses, and Interrupt Priorities
Origin of
Vector
Address
*
Interrupt Source
Interrupt
Source
Vector
Number
Advanced
Mode
IPR
Priority
NMI
External
7
H'001C
High
IRQ0
pin
16
H'0040
IPRA6 to 4
IRQ1
17
H'0044
IPRA2 to 0
IRQ2
IRQ3
18
19
H'0048
H'004C
IPRB6 to 4
IRQ4
IRQ5
20
21
H'0050
H'0054
IPRB2 to 0
IRQ6
IRQ7
22
23
H'0058
H'005C
IPRC6 to 4
SWDTEND (software activation
interrupt end)
DTC
24
H'0060
IPRC2 to 0
WOVI0 (interval timer)
Watchdog
timer 0
25
H'0064
IPRD6 to 4
CMI
Refresh
timer
26
H'0068
IPRD2 to 0
PC break
PC break
27
H'006C
IPRE6 to 4
ADI (A/D conversion end)
A/D
28
H'0070
IPRE2 to 0
WOVI1 (interval timer)
Watchdog
timer 1
29
H'0074
Reserved
—
30
31
H'0078
H'007C
TGI0A (TGR0A input
capture/compare match)
TGI0B (TGR0B input
capture/compare match)
TGI0C (TGR0C input
capture/compare match)
TGI0D (TGR0D input
capture/compare match)
TCI0V (overflow 0)
TPU
channel 0
32
33
34
35
36
H'0080
H'0084
H'0088
H'008C
H'0090
IPRF6 to 4
Reserved
—
37
38
39
H'0094
H'0098
H'009C
Low