MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 4
Freescale Semiconductor
71
Package and Pin Listings
MEMC1_MCS[2:3]/
MEMC2_MCS[0:1]
AU8, AU7
O
GV
DD
—
MEMC1_MCKE[0:1]
AL32, AU33
O
GV
DD
3
MEMC1_MCK[0:1]
AK37, AT37
O
GV
DD
—
MEMC1_MCK[2:3]/
MEMC2_MCK[0:1]
AN1, AR2
O
GV
DD
—
MEMC1_MCK[4:5]/
MEMC2_MCKE[0:1]
AN25, AK1
O
GV
DD
—
MEMC1_MCK[0:1]
AL37, AT36
O
GV
DD
—
MEMC1_MCK[2:3]/
MEMC2_MCK[0:1]
AP2, AT2
O
GV
DD
—
MEMC1_MCK[4]/
MEMC2_MDM[8]
AN24
O
GV
DD
—
MEMC1_MCK[5]/
MEMC2_MDQS[8]
AL1
O
GV
DD
—
MDIC[0:1]
AH6, AP30
I/O
GV
DD
10
Secondary DDR SDRAM Memory Controller Interface
MEMC2_MECC[0:7]
AN16, AP18, AM16, AM17, AN17, AP13, AP15,
AN13
I/O
GV
DD
—
MEMC2_MBA[0:2]
AU12, AU15, AU13
O
GV
DD
—
MEMC2_MA[0:14]
AT12, AP11, AT13, AT14, AR13, AR15, AR16,
AT16, AT18, AT17, AP10, AR20, AR17, AR14,
AR11
O
GV
DD
—
MEMC2_MWE
AU10
O
GV
DD
—
MEMC2_MRAS
AT11
O
GV
DD
—
MEMC2_MCAS
AU11
O
GV
DD
—
PCI
PCI_INTA/IRQ_OUT/CE_PF[5]
A20
I/O
LV
DD
2
2
PCI_RESET_OUT/CE_PF[6]
E19
I/O
LV
DD
2
—
PCI_AD[31:30]/CE_PG[31:30]
D20, D21
I/O
LV
DD
2
—
PCI_AD[29:25]/CE_PG[29:25]
A24, B23, C23, E23, A26
I/O
OV
DD
—
PCI_AD[24]/CE_PG[24]
B21
I/O
LV
DD
2
—
PCI_AD[23:0]/CE_PG[23:0]
C24, C25, D25, B25, E24, F24, A27, A28, F27, A30,
C30, D30, E29, B31, C31, D31, D32, A32, C33,
B33, F30, E31, A34, D33
I/O
OV
DD
—
PCI_C/BE[3:0]/CE_PF[10:7]
E22, B26, E28, F28
I/O
OV
DD
—
PCI_PAR/CE_PF[11]
D28
I/O
OV
DD
—
PCI_FRAME/CE_PF[12]
D26
I/O
OV
DD
5
PCI_TRDY/CE_PF[13]
C27
I/O
OV
DD
5
Table 66. MPC8360E TBGA Pinout Listing (continued)
Signal
Package Pin Number
Pin Type
Power
Supply
Notes