MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 4
Freescale Semiconductor
27
DUART
Figure 9
shows the DDR SDRAM output timing diagram for source synchronous mode.
Figure 9. DDR SDRAM Output Timing Diagram for Source Synchronous Mode
7
DUART
This section describes the DC and AC electrical specifications for the DUART interface of the
MPC8360E/58E.
7.1
DUART DC Electrical Characteristics
Table 23
provides the DC electrical characteristics for the DUART interface of the device.
Table 23. DUART DC Electrical Characteristics
Parameter
Symbol
Min
Max
Unit
Notes
High-level input voltage
V
IH
2
OV
DD
+ 0.3
V
—
Low-level input voltage OV
DD
V
IL
–0.3
0.8
V
—
High-level output voltage, I
OH
= –100
μ
A
V
OH
OV
DD
– 0.4
—
V
—
Low-level output voltage, I
OL
= 100
μ
A
V
OL
—
0.2
V
—
Input current (0 V
≤
V
IN
≤
OV
DD
)
I
IN
—
±10
μ
A
1
Note:
1. Note that the symbol V
IN
, in this case, represents the OV
IN
symbol referenced in
Table 1
and
Table 2
.
ADDR/CMD
t
DDKHAS
, t
DDKHCS
t
DDKHMH
t
DDKLDS
t
DDKHDS
MDQ[x]
MDQS[n]
MCK[n]
MCK[n]
t
MCK
t
DDKLDX
t
DDKHDX
D1
D0
Write A0
NOOP
t
DDKHME
t
DDKHMP
t
DDKHAX
, t
DDKHCX