MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 4
60
Freescale Semiconductor
TDM/SI
Figure 42
and
Figure 43
represent the AC timing from
Table 56
. Note that although the specifications
generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge
is the active edge.
Figure 42
shows the SPI timing in slave mode (external clock).
Figure 42. SPI AC Timing in Slave Mode (External Clock) Diagram
Figure 43
shows the SPI timing in Master mode (internal clock).
Figure 43. SPI AC Timing in Master Mode (Internal Clock) Diagram
17 TDM/SI
This section describes the DC and AC electrical specifications for the time-division-multiplexed and serial
interface of the MPC8360E/58E.
17.1
TDM/SI DC Electrical Characteristics
Table 57
provides the DC electrical characteristics for the device TDM/SI.
Table 57. TDM/SI DC Electrical Characteristics
Characteristic
Symbol
Condition
Min
Max
Unit
Output high voltage
V
OH
I
OH
= –2.0 mA
2.4
—
V
Output low voltage
V
OL
I
OL
= 3.2 mA
—
0.5
V
Input high voltage
V
IH
—
2.0
OV
DD
+ 0.3
V
SPICLK (Input)
t
NEIXKH
t
NEIVKH
t
NEKHOV
Input Signals:
SPIMOSI
(See Note)
Output Signals:
SPIMISO
(See Note)
Note:
The clock edge is selectable on SPI.
SPICLK (Output)
t
NIIXKH
t
NIKHOV
Input Signals:
SPIMISO
(See Note)
Output Signals:
SPIMOSI
(See Note)
Note:
The clock edge is selectable on SPI.
t
NIIVKH