MPC8360E/MPC8358E PowerQUICC II Pro Processor Revision 2.x TBGA Silicon Hardware Specifications, Rev. 4
24
Freescale Semiconductor
DDR and DDR2 SDRAM
ADDR/CMD output setup with respect to MCK
333 MHz
266 MHz
200 MHz
t
DDKHAS
2.1
2.8
3.5
—
ns
4
ADDR/CMD output hold with respect to MCK
333 MHz
266 MHz—DDR1
266 MHz—DDR2
200 MHz
t
DDKHAX
2.0
2.7
2.8
3.5
—
ns
4
MCS(n) output setup with respect to MCK
333 MHz
266 MHz
200 MHz
t
DDKHCS
2.1
2.8
3.5
—
ns
4
MCS(n) output hold with respect to MCK
333 MHz
266 MHz
200 MHz
t
DDKHCX
2.0
2.7
3.5
—
ns
4
MCK to MDQS
t
DDKHMH
–0.8
0.7
ns
5, 9
MDQ/MECC/MDM output setup with respect to MDQS
333 MHz
266 MHz
200 MHz
t
DDKHDS
,
t
DDKLDS
0.7
1.0
1.2
—
ns
6
MDQ/MECC/MDM output hold with respect to MDQS
333 MHz
266 MHz
200 MHz
t
DDKHDX
,
t
DDKLDX
0.7
1.0
1.2
—
ns
6
MDQS preamble start
t
DDKHMP
–0.5
×
t
MCK
– 0.6
–0.5
×
t
MCK
+ 0.6
ns
7
Table 21. DDR and DDR2 SDRAM Output AC Timing Specifications for Source
Synchronous Mode (continued)
At recommended operating conditions with GV
DD
of (1.8 V or 2.5 V) ± 5%.
Parameter
8
Symbol
1
Min
Max
Unit
Notes