ATM AAL2
MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
Freescale Semiconductor
32-17
32.3.5.4
SSSAR Tx Queue Descriptor
A SSSAR TxBD table and its associated buffers are collectively called an SSSAR TX Queue. Each
SSSAR TX Queue is managed by an SSSAR TxQD, as shown in
Figure 32-11
. The TxQD contains the
base address of the BD table, the offset of the next BD to be serviced, the data buffer pointer, and other
queue-specific parameters. The NextQueue pointer is used to create a linked list of TxQDs, as described
in
Section 32.3.2, “Transmit Priority Mechanism.”
The SSSAR TxQD is located in the dual-port RAM in
a 32-byte aligned address.
Table 32-4
describes the SSSAR TxQD fields.
0
7
8
13
14
18
19
23
Channel identifier (CID)
Length indicator (LI)
User-to-user ID (UUI)
Header error check (HEC)
Figure 32-10. CPS Packet Header Format
0
7
8
9
10
11
12
13
14
15
0x00
—
BNM
UUI
INF
CPS TBM SSSAR
—
0x02
Seg_Len
—
0x04
TxBD Table Base
0x06
0x08
TxBD Table Offset Out
0x0A
—
0x0C
NextQueue
0x0E
—
0x10
0x12
0x14
0x16
0x18
0x1a
0x1C
0x1E
Figure 32-11. SSSAR Tx Queue Descriptor
Summary of Contents for MPC8250
Page 90: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 lxxxviii Freescale Semiconductor...
Page 94: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 I 4 Freescale Semiconductor...
Page 118: ...Overview MPC8260 PowerQUICC II Family Reference Manual Rev 2 1 24 Freescale Semiconductor...
Page 236: ...Reset MPC8260 PowerQUICC II Family Reference Manual Rev 2 5 14 Freescale Semiconductor...
Page 274: ...60x Signals MPC8260 PowerQUICC II Family Reference Manual Rev 2 7 18 Freescale Semiconductor...
Page 548: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 IV 8 Freescale Semiconductor...
Page 1072: ...ATM AAL2 MPC8260 PowerQUICC II Family Reference Manual Rev 2 32 10 Freescale Semiconductor...
Page 1356: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 Index 28 Freescale Semiconductor U U Index...