
PCI Bridge
MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
9-50
Freescale Semiconductor
Figure 9-37. Revision ID Register
9.11.2.6
PCI Bus Programming Interface Register
Figure 9-38
and
Table 9-25
describe the PCI bus programming interface register.
Figure 9-38. PCI Bus Programming Interface Register
9.11.2.7
Subclass Code Register
Figure 9-39
and
Table 9-26
describe the subclass code register.
7
0
Field
RID
Reset
Refer to
Table 9-24
.
R/W
R
Addr
0x08
Table 9-24. Revision ID Register Description
Bits
Name
Reset
Value
Description
7–0
Revision ID
Revision
Dependent
Specifies a device-specific revision code for the PowerQUICC II
(assigned by Freescale). Revision ID = 0x11 for .25 micron revisions
A.0, B.1, and C.0
7
0
Field
PI
Reset
Refer to
Table 9-25
.
R/W
R
Addr
0x09
Table 9-25. PCI Bus Programming Interface Register Description
Bits
Name
Description
7–0
Programming interface
0x00 When the PCI bridge is configured as host bridge.
0x01 When the PCI bridge is configured as a peripheral device to indicate the
programming model supports the I
2
O interface.
Summary of Contents for MPC8250
Page 90: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 lxxxviii Freescale Semiconductor...
Page 94: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 I 4 Freescale Semiconductor...
Page 118: ...Overview MPC8260 PowerQUICC II Family Reference Manual Rev 2 1 24 Freescale Semiconductor...
Page 236: ...Reset MPC8260 PowerQUICC II Family Reference Manual Rev 2 5 14 Freescale Semiconductor...
Page 274: ...60x Signals MPC8260 PowerQUICC II Family Reference Manual Rev 2 7 18 Freescale Semiconductor...
Page 548: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 IV 8 Freescale Semiconductor...
Page 1072: ...ATM AAL2 MPC8260 PowerQUICC II Family Reference Manual Rev 2 32 10 Freescale Semiconductor...
Page 1356: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 Index 28 Freescale Semiconductor U U Index...