
Epson Research and Development
Page 17
Vancouver Design Center
SDU1352B0C Rev. 1.0 Evaluation Board User Manual
SED1352
Issue Date: 98/10/07
X16-AN-002-09
Figure 2: SDU1352B0C Rev. 1.0 Schematic Diagram (2 of 7)
Date:
December12,1995
Sheet
2
o
f
7
Size
DocumentNumber
REV
B
X16-SCH-002
1.0
Title
SDU1352B0C
S-MOSSYSTEMS,INC.(
VDC)
/IOCS
/MEMCS
+5V
LCDENB
REFRESH
/IOEN
/IOCS16EN
LCDENB
/IOEN
REFRESH
/LCDENB
CLK/IN
1
IN
2
IN
3
IN
4
IN
5
IN
6
IN
7
IN
8
IN
9
IN
10
IN
11
GND
12
I/O
23
I/O
22
I/O
21
I/O
20
I/O
19
I/O
18
I/O
17
I/O
16
I/O
15
I/O
14
IN
13
VCC
24
U2
TIBPAL22V10
/IODC1TO9
SA10
SA11
SA12
SA13
SA14
SA15
SA16
SA17
SA18
SA19
SA[1..19]
128K=
0FORUSINGALL128K
1
2
3
JP4
HEADER3
1
2
3
JP3
HEADER3
+5V
128K
FROMS
W1-8
128K
128K=
1FORUSINGUPPER64K
P0
2
P1
4
P2
6
P3
8
P4
11
P5
13
P6
15
P7
17
Q0
3
Q1
5
Q2
7
Q3
9
Q4
12
Q5
14
Q6
16
Q7
18
G
1
P=Q
19
U3
74LS688
+5V
SA6
SA7
SA8
SA9
ADDBIT4
ADDBIT5
ADDBIT6
1
2
3
U5A
74LS09
R2
100K
+5V
R1
1K
/MEMCS16
/LCDPWR
/IOCS16
4
5
6
U5B
74LS09
9
10
8
U5C
74LS09
12
13
11
U5D
74LS09
SA1
SA2
SA3
SA4
SA5
I/OADDRES
S=0000110???000X
+5V
LA17
LA18
LA19
LA20
LA21
LA22
LA23
P0
2
P1
4
P2
6
P3
8
P4
11
P5
13
P6
15
P7
17
Q0
3
Q1
5
Q2
7
Q3
9
Q4
12
Q5
14
Q6
16
Q7
18
G
1
P=Q
19
U4
74LS688
1
2
3
JP1
HEADER3
1
2
3
JP2
HEADER3
/8BITBI
16-BITINTER
FACE=1
8-BITINTERF
ACE=0
+12
V
+12V
+5V
VSS
+5V
GND
LA[1
7..23]
MEMORYADDRESS=CSEGMENTORC&DSEGMENTS
Unusedgate