
Embedded Solutions
Page 39 of 50
Mode Resource Mapping
Mode-Dependent I/O Mapping for a Four-Channel Block
I/O line
SDLC Mode
Async Mode
HW1 Mode
I/O 0
Transmit Data
Transmit Data 0
Transmit/Receive Data 0
I/O 1
Receive Data
Receive Data 0
Transmit/Receive Data 1
I/O 2
Transmit Clock
Transmit Data 1
Transmit/Receive Data 2
I/O 3
Receive Clock
Receive Data 1
Transmit/Receive Data 3
Mode-Dependent Interrupt Mapping for a Four-Channel Block
Int line
SDLC
Mode
Async
Mode
HW1
Mode
Int 0
Transmit Interrupt Transmit 0 Interrupt
Channel 0 Interrupt
Int 1
Receive Interrupt
Receive 0 Interrupt
Channel 1 Interrupt
Int 2
unused
Transmit 1 Interrupt
Channel 2 Interrupt
Int 3
unused
Receive 1 Interrupt
Channel 3 Interrupt
Mode-Dependent Dual-Port RAM Mapping for a Four-Channel Block
DPR
SDLC Mode
Async Mode
HW1 Mode
DPR 0
Lo Transmit Buffer Transmit 0 Buffer
Channel 0 Buffer
DPR 1
Hi Transmit Buffer Receive 0 Buffer
Channel 1 Buffer
DPR 2
Lo Receive Buffer Transmit 1 Buffer
Channel 2 Buffer
DPR 3
Hi Receive Buffer Receive 1 Buffer
Channel 3 Buffer
Note that all number designations are relative to the number of the first channel in the
referenced channel block.