![Dallas DS87C550 User Manual Supplement Download Page 39](http://html1.mh-extra.com/html/dallas/ds87c550/ds87c550_user-manual-supplement_3298646039.webp)
DS87C550 High-Speed Microcontroller User’s Guide Supplement
39 of 93
External Interrupt Flag Register (T2IR)
7
6
5
4
3
2
1
0
SFR C8h
-
CM2F
CM1F
CM0F
IE5/CF3
IE4/CF2
IE3/CF2
IE2/CF0
-
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
RW-0
R=Unrestricted Read, W=Unrestricted Write, -n=Value after Reset
Bit 7
Reserved. Read data is indeterminate.
CM2F
Bit 6
Compare Match Interrupt 2 Flag.
This bit will cause an interrupt if enabled by
ECM2 (EIE.6) when a match occurs between Timer 2 and the contents of
Compare Match 2 registers (CMPH2:CMPL2). Setting this bit with software will
cause an interrupt if enabled, and software must always clear this bit.
CM1F
Bit 5
Compare Match Interrupt 1 Flag.
This bit will cause an interrupt if enabled by
ECM1 (EIE.5) when a match occurs between Timer 2 and the contents of
Compare Match 1 registers (CMPH1:CMPL1). Setting this bit with software will
cause an interrupt if enabled, and software must always clear this bit.
CM0F
Bit 4
Compare Match Interrupt 0 Flag.
This bit will cause an interrupt if enabled by
ECM0 = EIE.4) when a match occurs between Timer 2 and the contents of
Compare Match 0 registers (CMPH1 & CMPL1). Setting this bit with software
will cause an interrupt if enabled, and software must always clear this bit.
IE5/CF3
Bit 3
External Interrupt 5 or Capture Interrupt 3 Flag.
This bit serves as an
interrupt flag for External Interrupt 5 and alternatively for the capture function
(capture register 3) of Timer 2. If either capture trigger bit CT3 or
3
CT
(CTCON.6 or 7) is set, then the capture function register 3 is enabled, and this bit
will be set when a capture occurs. If neither of these bits are set, this bit serves as
a flag for external interrupt 5. Regardless of meaning, this bit will cause an
interrupt to occur only if the enable bit EX5/EC3 (EIE.3) is set. Setting this bit
with software will cause an interrupt (if enabled), and software must always clear
this bit.
IE4/CF2
Bit 2
External Interrupt 4 or Capture Interrupt 2 Flag.
This bit serves as an
interrupt flag for External Interrupt 4 and alternatively for the capture function
(capture register 2) of Timer 2. If either capture trigger bit CT2 or
2
CT
(CTCON.4 or 5) is set, then the capture function register 2 is enabled, and this bit
will be set when a capture occurs. If neither of these bits are set, this bit serves as
a flag for external interrupt 4. Regardless of meaning, this bit will cause an
interrupt to occur only if the enable bit EX4/EC2 (EIE.2) is set. Setting this bit
with software will cause an interrupt (if enabled), and software must always clear
this bit