354
4317I–AVR–01/08
AT90PWM2/3/2B/3B
33. Datasheet Revision History for AT90PWM2/2B/3/3B
Please note that the referring page numbers in this section are referred to this document. The
referring revision in this section are referring to the document revision.
33.1
Changes from 4317A- to 4317B
1.
PSC section has been rewritten.
2.
Suppression of description of RAMPZ which does not exist.
33.2
Changes from 4317B- to 4317C
1.
Added AT90PWM2B/3B Advance Information.
2.
Various updates throughout the document.
33.3
Changes from 4317C- to 4317D
1.
Update of Electrical and Typical Characteristics.
33.4
Changes from 4317D to 4317E
1.
Changed product status from “Advanced Information” to “Preliminary”.
33.5
Changes from 4317E to 4317F
1.
Remove JMP and CALL instruction in the Instruction Set Summary
2.
Daisy chain of PSC input is only done in mode 7 -
See “Fault events in Autorun mode”
3.
Updated
“Output Compare SA Register – OCRnSAH and OCRnSAL” on page 163
4.
Updated
“Output Compare RA Register – OCRnRAH and OCRnRAL” on page 163
5.
Updated
“Output Compare SB Register – OCRnSBH and OCRnSBL” on page 164
6.
Updated
“Output Compare RB Register – OCRnRBH and OCRnRBL” on page 164
7.
Specify the “Analog Comparator Propagation Delay” - See “DC Characteristics” on
page 300.
8.
Specify the “Reset Characteristics” -
See “Reset Characteristics(1)” on page 47.
9.
Specify the “Brown-out Characteristics” -
See “Brown-out Characteristics(1)” on page
10. Specify the “Internal Voltage Reference Characteristics -
ence Characteristics(1)” on page 51.
33.6
Changes from 4317F to 4317G
1.
Describe the amplifier operation for Rev B.
2.
Clarify the fact that the DAC load given is the worst case.
3.
Specify the ADC Min and Max clock frequency.
4.
Describe the retrigger mode 8 in one ramp mode.
5.
Specify that the amplifier only provides a 8 bits accuracy.
33.7
Changes from 4317G to 4317H
1.
Updated
2.
Specify the