
Arm® Corstone™ SSE
-300 with Cortex®-
M55 and Ethos™
-U55 :
Example Subsystem for MPS3 - Application Note AN547
DAI 0547C
Issue C
Copyright
©
2020, 2021 Arm Limited (or its affiliates). All rights reserved.
Non-Confidential
Page 5 of 64
Contents
3.8.1 Manager Peripheral Expansion Low Latency Interface Memory Map (HMSTEXPPILL) ........... 22