
Arm® Corstone™ SSE
-300 with Cortex®-
M55 and Ethos™
-U55 :
Example Subsystem for MPS3 - Application Note AN547
DAI 0547C
Issue C
3 Overview
Copyright
©
2020, 2021 Arm Limited (or its affiliates). All rights reserved.
Non-Confidential
Page 17 of 64
PDCMQCHWIDTH
4
4
HASCPU0IWIC
0
0
CPU0CPUIDRST
0
0
COLDRESET_MODE
0
0
BUSPROT_PRESENT
0
0
ECC_PRESENT
0
0
CPU0_CTI_PRESENT
1
1
CFGBIGEND
0
0
CFGMEMALIAS
0b10000
0b10000
CPU0_INITECCEN
0
0
PERIPHERAL_INTERCONNECT_ARBITRATION_SCHEME
“round”
“round”
CPU0_CFGPAHBZE
0b010
0b010
CPU0_LOCKPAHB
1
1
PERFORM_CONFIGCHECK
1
1
Table 3-1 : SSE-300 Render Configuration Settings
3.2.2
Subsystem static input values
The SSE-300 subsystem in AN547 has several inputs which are tied off and therefore static, at the subsystem top
level. These are detailed in the below table.
Input
Tie Off Value
CPU0_INITSVTOR
1
25'h0200000
CPU0CFGFPU
1'b1
CPU0CFGMVE
2'b10
CPU0MPUNSDISABLE
1'b0
CPU0MPUSDISABLE
1'b0
CPU0CFGSSTCALIB
25'h0270FF
CPU0CFGNSSTCALIB
25'h0270FF
CPU0INITL1RSTDIS
1'b0
Table 3-2 : Subsystem static input values
CPU0_INITSVTOR is the value for INITSVTOR0RST specified in the SSE-300 TRM
.