Arm® Corstone™ SSE
-300 with Cortex®-
M55 and Ethos™
-U55 :
Example Subsystem for MPS3 - Application Note AN547
DAI 0547C
Issue C
3 Overview
Copyright
©
2020, 2021 Arm Limited (or its affiliates). All rights reserved.
Non-Confidential
Page 18 of 64
3.3
SIE-300 Components
This system uses the following SIE-300 components:
•
AXI5 Memory Protection Controller.
There are 3 MPCs implemented in the FPGA and these are configured with the following block sizes:
MPC
Block size
SRAM MPC
16KB
QSPI MPC
64KB
DDR4 MPC
1MB
3.4
SIE-200 Components
This system uses the following SIE-200 components:
•
TrustZone AHB5 peripheral protection controller
•
TrustZone AHB5 Manager security controller
•
AHB5 bus matrix
•
AHB5 to AHB5 synchronous bridge
•
AHB5 to APB synchronous bridge
•
TrustZone APB4 peripheral protection controller
•
AHB5 default subordinate
3.5
CoreLink XHB-500
This system implements one CoreLink XHB-500, configured for AHB to AXI mode
.
3.6
Memory Protection
The SIE-300 MPC, and SIE-200 PPC components can affect memory and I/O security management and must be
configured as required for your application. See
Arm
®
SIE-200 System IP Technical Reference Manual
and
Arm®
CoreLink™ SIE
-300 AXI5 System IP for Embedded Technical Reference Manual
.