Arm® Corstone™ SSE
-300 with Cortex®-
M55 and Ethos™
-U55 :
Example Subsystem for MPS3 - Application Note AN547
DAI 0547C
Issue C
3 Overview
Copyright
©
2020, 2021 Arm Limited (or its affiliates). All rights reserved.
Non-Confidential
Page 15 of 64
3.2
SSE-300 Configuration
The following tables show the configuration settings of the SSE-300 subsystem in the AN547 SMM. See the
Arm®
Corstone™ SSE
-300 Example Subsystem Configuration and Integration Manual
for full details of each configuration
option.
3.2.1
Render Settings
Configuration Define
SSE-300
Default Value
AN547 Value
NUMCPU
0
0
PILEVEL
1
1
CPU0TYPE
3
3
CPU1TYPE
0
0
CPU2TYPE
0
0
CPU3TYPE
0
0
NUMNPU
1
1
NPU0TYPE
1
1
NPU1TYPE
0
0
NPU2TYPE
0
0
NPU3TYPE
0
0
NPU0_NUM_MACS
128
128
NPU1_NUM_MACS
256
256
NPU2_NUM_MACS
32
32
NPU3_NUM_MACS
64
64
NUM_AXI_SLAVES_EXP_MI
2
2
NUM_AHB_SLAVES_EXP_PIHL
1
1
NUM_AHB_SLAVES_EXP_PILL
1
1
EXPLOGIC_PRESENT
1
1
VMMPCBLKSIZE
7
11
CPU0_INITNSVTOR_ADDR_INIT
0x00000000
0x00000000
CPU0EXPNUMIRQ
64
100
CPU0EXPIRQDIS
64b0
100b0
CPU0_EXP_IRQTIER
65b1
100b1
CPU0_INT_IRQTIER
32b1
32b1
CPU0_EXP_IRQ_PULSE_SPT_PRESENT
64b0
100b0
CPU0_EXP_IRQ_SYNC_TO_CPU_PRESENT
65b1
100b1
CPU0_EXP_IRQ_SYNC_TO_EWIC_PRESENT
65b1
100b1
CPU0_EXP_NMI_PULSE_SPT_PRESENT
0
0
CPU0_EXP_NMI_SYNC_TO_CPU_PRESENT
1
1
CPU0_EXP_NMI_SYNC_TO_EWIC_PRESENT
1
1
DEBUGLEVEL
0
2
CPU0_ITM_PRESENT
1
1
CPU0_ETM_PRESENT
2
1
CPU0_FPU_PRESENT
1
1
CPU0_MVE_CONFIG
2
2
SECEXT
1
1
CPU0_MPU_S
8
16
CPU0_MPU_NS
8
16