Arm® Corstone™ SSE
-300 with Cortex®-
M55 and Ethos™
-U55 :
Example Subsystem for MPS3 - Application Note AN547
DAI 0547C
Issue C
5 Clock architecture
Copyright
©
2020, 2021 Arm Limited (or its affiliates). All rights reserved.
Non-Confidential
Page 38 of 64
5.1.3
SSE-300 clocks
The following clocks generated within the FPGA are connected to the SSE-300 subsystem.
SSE-300 Clock Input
FPGA Clock
Frequency
Note
SYSCLK
MAINCLK
32MHz
Main System clock
CPU0CLK
MAINCLK
32MHz
CPUclock
AONCLK
MAINCLK
32MHz
Always On clock
CNTCLK
MAINCLK
32MHz
Counter clock
SLOWCLK
CLK32KHZ
32KHz
Slow clock
Table 5-3 : SSE-300 clocks