
Arm® Corstone™ SSE
-300 with Cortex®-
M55 and Ethos™
-U55 :
Example Subsystem for MPS3 - Application Note AN547
DAI 0547C
Issue C
3 Overview
Copyright
©
2020, 2021 Arm Limited (or its affiliates). All rights reserved.
Non-Confidential
Page 24 of 64
ROW
ID
Address
Size
Description
Alias with
ROW ID
Port
From
To
57
0x5700_2000
0x5700_2FFF
4KB
DDR4 Memory Protection Controller
(MPC)
58
0x5700_3000
0x57FF_FFFF
Reserved
Table 3-3: MSTEXPPILL Secure Peripheral Map
Reserved regions respond with RAZ/WI when accessed
.