Arm® Corstone™ SSE
-300 with Cortex®-
M55 and Ethos™
-U55 :
Example Subsystem for MPS3 - Application Note AN547
DAI 0547C
Issue C
3 Overview
Copyright
©
2020, 2021 Arm Limited (or its affiliates). All rights reserved.
Non-Confidential
Page 16 of 64
CPU0_SAUDISABLE
0
0
CPU0_NUM_SAU_CONFIG
8
8
CPU0_DBGLVL
2
2
HASCPU0CPIF
1
0
CPU0_INSTR_CACHE_SIZE
0b01111
0b01111
CPU0_DATA_CACHE_SIZE
0b01111
0b01111
CPU0_IRQLVL
3
3
CPU0_ITGUBLKSZ
7
8
CPU0_DTGUBLKSZ
7
8
CPU0_RAR
1
1
CPU0_LOCKSTEP
0
0
CPU0_CFGITCMSZ
0b1001
0b1010
CPU0_CFGDTCMSZ
0b1001
0b1010
CPU0MCUROMADDR
0xE00FE
0xE00FE
CPU0MCUROMVALID
1
1
SOCVAR
0x0
0x0
SOCREV
0x0
0x0
SOCPRTID
0x7E0
0x7E0
SOCIMPLID
0x43B
0x43B
IMPLVAR
0x0
0x0
IMPLREV
0x0
0x0
IMPLPRTID
0x74A
0x74A
IMPLID
0x43B
0x43B
INITTCMEN
0b11
0b11
INITPAHBEN
1
1
LOCKDCAIC
0
0
TCM_MID_WIDTH
5
5
S_MID_WIDTH
5
6
TCM_ID_WIDTH
5
5
XS_ID_WIDTH
6
6
S_HMASTER_WIDTH
5
4
XOM_USER_SIGNAL_PRESENT
0
0
CPU0_PMC_PRESENT
0
0
NUMVMBANK
2
2
VMADDRWIDTH
18
21
HASCRYTO
0
0
HASCSS
0
0
LOGIC_RETENTION_PRESENT
0
0
NSMSCEXPRST
0xA5A5
0xA5A5
MPCEXPDIS
0x5A5A
0x5A5A
MSCEXPDIS
0x5A5A
0x5A5A
BRGEXPDIS
0x5A5A
0x5A5A
PERIPHPPCEXP3DIS
0x5A5A
0xFFFE
PERIPHPPCEXP2DIS
0x5A5A
0xF000
PERIPHPPCEXP1DIS
0x5A5A
0xFE00
PERIPHPPCEXP0DIS
0x5A5A
0x1FCC
MAINPPCEXP3DIS
0x5A5A
0x5A5A
MAINPPCEXP2DIS
0x5A5A
0x5A5A
MAINPPCEXP1DIS
0x5A5A
0xFFF1
MAINPPCEXP0DIS
0x5A5A
0xBE00