Arm® Corstone™ SSE
-300 with Cortex®-
M55 and Ethos™
-U55 :
Example Subsystem for MPS3 - Application Note AN547
DAI 0547C
Issue C
6 FPGA Secure Privilege Control
Copyright
©
2020, 2021 Arm Limited (or its affiliates). All rights reserved.
Non-Confidential
Page 42 of 64
The following table lists the peripherals that are controlled by MAIN PPC EXP 1.
Each APB <n> interface is controlled by MAINNSPPCEXP1[n] and MAINPPPCEXP1[n].
AHB PPC EXP 1 Interface Number <n>
Name
0
Reserved
1
DMA 1
2
DMA 2
3
DMA 3
15:4
Reserved
Table 6-7 : Peripherals Mapping of AHB PPC EXP 1