Arm® Corstone™ SSE
-300 with Cortex®-
M55 and Ethos™
-U55 :
Example Subsystem for MPS3 - Application Note AN547
DAI 0547C
Issue C
3 Overview
Copyright
©
2020, 2021 Arm Limited (or its affiliates). All rights reserved.
Non-Confidential
Page 21 of 64
RO
W
ID
Address
Size
Region
Name
Description
Alias
with
Row ID
IDAU Region Values
From
To
Security
IDAU
ID
NSC
28
0x9000_0000
0x9FFF_FFFF
256MB
External
device
DDR4
1
S
9
0
29
0xA000_0000
0xAFFF_FFFF
256MB
External
device
DDR4
1
NS
A
0
30
0xB000_0000
0xBFFF_FFFF
256MB
External
device
DDR4
1
S
B
0
31
0xC000_0000
0xCFFF_FFFF
256MB
External
device
DDR4
1
NS
C
0
32
0xD000_0000
0xDFFF_FFFF
256MB
External
device
DDR4
1
S
D
0
33
0xE000_0000
0xE00F_FFFF
1MB
EPPB
External Private Peripheral
Bus
Exempt
34
0xE010_0000
0xE01F_FFFF
1MB
Vendor_SYS
Reserved
NS
E
0
35
0xE020_0000
0xEFFF_FFFF
254MB
Vendor_SYS
Maps to HMSTEXPPILL
Expansion Interface
2
NS
E
0
36
0xF000_0000
0xF00F_FFFF
1MB
Vendor_SYS
Reserved
Exempt
37
0xF010_0000
0xF01F_FFFF
1MB
Vendor_SYS
Reserved
S
F
0
38
0xF020_0000
0xFFFF_FFFF
254MB
Vendor_SYS
Maps to HMSTEXPPILL
Expansion Interface
2
S
F
0
Table 3-3 : Memory map overview
This table outlines the main FPGA memories and their positions within the memory map.
Note
1
: Security Access is controlled by MPC.
Note
2
: Accesses to these addresses results in an AHB5 error response.
Note
3
: For security settings, control and features please refer to the
Arm® Corstone™ SSE
-300
Documentation.