Arm® Corstone™ SSE
-300 with Cortex®-
M55 and Ethos™
-U55 :
Example Subsystem for MPS3 - Application Note AN547
DAI 0547C
Issue C
2 Preface
Copyright
©
2020, 2021 Arm Limited (or its affiliates). All rights reserved.
Non-Confidential
Page 13 of 64
2.3
Arm IP version details
The following IP packages have been used in this Product.
Version
Description
r0p0
Arm®
Corstone™ SSE
-300
The Arm® Corstone™ SSE
-300 Example Subsystem is a collection of pre-assembled
elements to use as the basis of an Internet of Things (IoT) System on Chip (SoC).
r1p0
Arm® Ethos™
-U55 NPU
The Arm® Ethos™
-U55 is a Neural Processing Unit (NPU) which improves the inference
performance of neural networks.
r1p0
Arm® CoreLink™ SIE
-300
The SIE-300 AXI5 System IP for Embedded provides a set of configurable AXI5 security-
aware components.
r3p1
Arm® CoreLink™ SIE
-200
The CoreLink SIE-200 System IP for Embedded product is a collection of interconnect,
peripheral, and TrustZone® controller components for use with a processor that complies
with the ARMv8-M processor architecture.
BP210
Cortex-M System Design Kit
Full version of the design kit supporting Cortex-M0, Cortex-M0 DesignStart
®
, Cortex-
M0+, Cortex-M3 and Cortex-M4. Also contains the AHB Bus Matrix and advanced AHB
components.
r1p3-00rel1 Arm® PrimeCell Synchronous Serial Port (PL022)
Arm PrimeCell Synchronous Serial Port
Figure 2-1 : Arm IP versions
2.4
Encryption key
Arm supplies the MPS3 prototyping board with a decryption key programmed into the FPGA. This key is
needed to enable loading of prebuilt encrypted images.
Note
The FPGA programming file that is supplied as part of the bundle is encrypted.
Caution
A battery supplies power to the key storage area of the FPGA. Any keys stored in the FPGA might be lost when
battery power is lost. If this happens you must return the board to Arm for reprogramming of the key.