209
MC96F6432A
ABOV Semiconductor Co., Ltd.
11.12.21
USIn I2C Block Diagram
Receive Shift Register
(RXSR)
Transmit Shift Register
(TXSR)
I
N
T
E
R
N
A
L
B
U
S
L
I
N
E
SCLK
(fx: System clock)
SDAn
SCLn
USInDR, (Rx)
VSS
N-ch
VSS
N-ch
SCLn Out
Controller
SDAn In/Out
Controller
SDA Hold Time Register
USInSDHR
SCL Low Period Register
USInSCLR
SCL High Period Register
USInSCHR
Time Generator
And
Time Controller
USInDR, (Tx)
Slave Address Register
USInSAR
General Call And
Address Detector
USInGCE
STOP/START
Condition Generator
STOPCn
STARTCn
ACK Signal
Generator
ACKnEN
RXACKn, GCALLn,
TENDn, STOPDn,
SSELn, MLOSTn,
BUSYn, TMODEn
Interrupt
Generator
To interrupt
block
IICnIFR
IICnIE
NOTE)
1. When the USIn block is an I2C mode and the corresponding port is a sub-function for SCLn/SDAn
pin, The SCLn/SDAn pins are automatically set to the N-channel open-drain outputs and the input
latch is read in the case of reading the pins. The corresponding pull-up resistor is determined by the
control register.
Figure 11.73
USIn I2C Block Diagram
Summary of Contents for MC96F6432A
Page 16: ...16 MC96F6432A ABOV Semiconductor Co Ltd 4 Package Diagram Figure 4 1 48 Pin QFN Package ...
Page 17: ...17 MC96F6432A ABOV Semiconductor Co Ltd Figure 4 2 44 Pin MQFP Package ...
Page 18: ...18 MC96F6432A ABOV Semiconductor Co Ltd Figure 4 3 32 Pin LQFP Package ...
Page 19: ...19 MC96F6432A ABOV Semiconductor Co Ltd Figure 4 4 32 Pin SOP Package ...
Page 20: ...20 MC96F6432A ABOV Semiconductor Co Ltd Figure 4 5 28 Pin SOP Package ...