181
MC96F6432A
ABOV Semiconductor Co., Ltd.
Figure 11.56
A/D Converter Operation Flow
11.11.5 Register Map
Name
Address
Direction
Default
Description
ADCDRH
9FH
R
xxH
A/D Converter Data High Register
ADCDRL
9EH
R
xxH
A/D Converter Data Low Register
ADCCRH
9DH
R/W
00H
A/D Converter Control High Register
ADCCRL
9CH
R/W
00H
A/D Converter Control Low Register
Table 11.18
ADC Register Map
11.11.6 ADC Register Description
The ADC register consists of A/D converter data high register (ADCDRH), A/D converter data low register (ADCDRL),
A/D converter control high register (ADCCRH) and A/D converter control low register (ADCCRL).
SET ADCCRH
SET ADCCRL
AFLAG = 1?
Converting START
READ ADCDRH/L
ADC END
Select ADC Clock and Data Align Bit.
ADC enable & Select AN Input Channel.
Start ADC Conversion.
If Conversion is completed, AFLAG is set
“1” and ADC
interrupt is occurred.
After Conversion is completed, read ADCDRH and ADCDRL.
Y
N
Summary of Contents for MC96F6432A
Page 16: ...16 MC96F6432A ABOV Semiconductor Co Ltd 4 Package Diagram Figure 4 1 48 Pin QFN Package ...
Page 17: ...17 MC96F6432A ABOV Semiconductor Co Ltd Figure 4 2 44 Pin MQFP Package ...
Page 18: ...18 MC96F6432A ABOV Semiconductor Co Ltd Figure 4 3 32 Pin LQFP Package ...
Page 19: ...19 MC96F6432A ABOV Semiconductor Co Ltd Figure 4 4 32 Pin SOP Package ...
Page 20: ...20 MC96F6432A ABOV Semiconductor Co Ltd Figure 4 5 28 Pin SOP Package ...